©2015 ISSN 2073-4212

Wen-Hua Ren

Department of Computer and Information Technology Zhejiang Police College Hangzhou, 310053, P.R. China renwenhua999@163.com

Zhe-Ming Lu\*

School of Aeronautics and Astronautics Zhejiang University Hangzhou, 310027, P. R. China \*Corresponding author zheminglu@zju.edu.cn

Received September, 2014; revised February, 2015

ABSTRACT. The differential base-emitter voltage of two bipolar transistors under different current density can be used to measure the temperature, since it is proportional to absolute temperature (PTAT) with high linearity and little correlative to process. It can be transferred to a  $\Sigma - \Delta$  modulator to generate digital output, which is further filtered and extracted to remove the quantized noise. In this paper, several non-ideal factors which affect the transfer precision related to the temperature sensing unit are first introduced and analyzed. Then, in order to reduce the error, the triode parasitic resistance elimination technology is used to eliminate the parasitic resistance, and the dynamic element matching technique is applied to improve the current mirrors' and capacitors' matching degree. Both analytic proof and simulation results show the effectiveness of the proposed scheme.

**Keywords:** High resolution temperature sensor,  $\Sigma - \Delta$  modulator, Temperature detection unit, Error reduction.

1. Introduction. In recent years, with the advance and development in temperature measurement and material technologies, many new kinds of temperature sensors continuously come into the market, such as optical fiber temperature sensors [1], ultrasonic temperature sensors [2], magnetic resonance temperature sensors [3], microwave temperature sensors [4], PN junction temperature sensors [5], and so on. Among them, PN junction temperature sensors become the most powerful induction-based temperature devices due to their good stability, high temperature sensitivity, ease of integration and low cost advantages. In a conventional CMOS process, a PN junction has three kinds of voltage with different temperature characteristics, i.e., the voltage with a positive temperature coefficient, the voltage with a negative temperature coefficient, and the voltage independent of temperature.

Since temperature is a natural analog signal that changes very slowly, thus we can improve the Signal to Quantization Noise Ratio (SQNR) and increase the precision of the analog-digital conversion of the temperature sensor by adopting a very large oversampling factor. The main principle of the  $\Sigma - \Delta$  modulator [6] is to use the oversampling and noise shaping technologies to improve SQNR, and these two technologies have been already suggested as early as in 1946 and 1954. In fact, the  $\Sigma - \Delta$  modulator has been there for more than 40 years. However, because of the technical restrictions of Integrated Circuits (IC) forty years ago, the idea of improving the precision at the cost of increasing the sampling rate was not popular at that time. Up to 1980's, with the continuous improvement of the VLSI technology, the chip area is gradually reduced, thus the on-chip noise is a major factor limiting high-precision A/Ds. At the same time, since the transistor feature size is reduced, the processing speed of digital circuits is greatly improved, which makes the advantages of digital  $\Sigma - \Delta$  modulators in high-precision A/D convertors clear.

In order to be able to detect the temperature change, it is necessary to convert the temperature information into the voltage and/or current information which can be detected with the circuit. Since both the base-emitter voltage  $V_{be}$  of a bipolar transistor and the base-emitter voltage difference  $\Delta V_{be}$  between two bipolar transistors under different current densities are temperature dependent. Among them, the  $\Delta V_{\rm be}$  value has a good linear relationship with temperature, and it does not change with the process, thus the paper just adopts the property of proportional to absolute temperature (PTAT) [7] of  $\Delta V_{\rm be}$  to achieve the temperature measurement. In addition to finding a temperaturedependent voltage, we also need a temperature independent reference voltage to convert the temperature information into digital information to be read and calculated by other modules. In this paper, we do not specifically design a reference voltage, but embed the reference voltage design into the  $\Sigma - \Delta$  modulator design, that is, using  $V_{\rm be}$  and  $\Delta V_{\rm be}$ indirectly to achieve a reference voltage. The rest of this paper is organized as follows. Section 2 gives the measurement principle of the temperature detection unit. Section 3 analyzes the error introduced from the temperature detection unit. Section 4 introduces our solutions to reducing the error. Section 5 provides some simulation results. Section 6 concludes the whole paper.

## 2. Measurement Principle.

2.1. The Relationship between the Base-emitter Voltage and Temperature. For a bipolar device, there is an exponential relationship between its collector current  $I_C$  and its base-emitter voltage  $V_{be}$ , which is usually expressed as:

$$I_C = I_S \exp(\frac{V_{\rm be}}{\eta V_T}) \tag{1}$$

Where  $I_S$  is the saturation current and  $V_T = kT/q$  is the thermal voltage. Here,  $k = 1.38 \times 10^{-23} \text{ J/K}$ ,  $q = 1.6 \times 10^{-19} \text{ C}$ , and thus  $V_T = 26 \text{mV}$  at room temperature. For a real PN junction, the non-ideality factor  $\eta$  in Eq. (1) is about between 1.05 and 1.1, and for a diode-connected bipolar transistor,  $\eta = 1$ , and thus we adopt the later as the temperature sensing element. Therefore, Eq. (1) can be rewritten as:

$$V_{\rm be} = V_T \ln(\frac{I_C}{I_S}) \tag{2}$$

For the saturation current  $I_S$ , it has been shown that [8]

$$I_{S} = C \cdot T^{(4-n)} \exp(-\frac{V_{g0}}{V_{T}})$$
(3)

Where C is a constant, n is the exponent with  $n \approx 1.5$ ,  $V_{g0}$  is the voltage of  $V_T$  when T equals to absolute zero degree. Taking into account that, in the actual circuit, the



FIGURE 1. The circuit to generate the voltage with a positive temperature coefficient

collector current  $I_C$  also has a temperature coefficient, we assume that

$$I_C = D \cdot T^x \tag{4}$$

Where D is a constant and x is the exponent. Substituting Eqs. (3) and (4) into Eq. (2), we have

$$V_{\rm be} = V_{g0} + \frac{kT}{q} \ln(\frac{D}{C}) + [x - (4 - n)] \frac{kT}{q} \ln(T)$$
(5)

As can be seen from Eq.(5), the relationship between  $V_{be}$  and T is not simply linear but it is a non-ideal equation with the higher order term  $[x-(4-n)]kT/q\ln(T)$ . However, from Eq. (5), it can be also found that, when the collector current has a positive temperature coefficient with x = 4 - n, it would eliminate the effect of the higher-order term [9], but the design is very difficult for generating such collector current with x = 2.5. Thus, we generally only take x = 1 to reduce the curvature of the PN junction temperature characteristic curve.

As we know, if the current density of two bipolar transistors is different, then the voltage difference  $\Delta V_{be}$  between them will show some positive temperature coefficient [10]. As shown in Fig.1, assuming that the area of the transistor  $Q_2$  is *n* times that of the transistor  $Q_1$ , while the current flowing in  $Q_1$  is *m* times that of  $Q_2$ , then we have:

$$\Delta V_{\rm be} = V_{\rm be1} - V_{\rm be2} = \frac{kT}{q} \ln(\frac{mI_0}{I_S}) - \frac{kT}{q} \ln(\frac{I_0}{nI_S}) = \frac{kT}{q} \ln(mn) \tag{6}$$

The derivation of Eq. (6) can be obtained as follows:

$$\frac{\partial \Delta V_{\mathsf{be}}}{\partial T} = \frac{k}{q} \ln(mn) \tag{7}$$

From Eq. (7), we can see that  $\Delta V_{be}$  eliminates the non-ideal property that the saturation current  $I_S$  brings, thus the linearity of the temperature characteristic curve is very good. In addition, as long as the matching between two current sources and the matching between two bipolar transistors are guaranteed, the on-chip consistency will be improved. Therefore, we generally adopt  $\Delta V_{be}$  as a sensor to sensing the temperature.

From above, we can see that  $V_{be}$  has a negative temperature coefficient while  $\Delta V_{be}$  has a positive temperature coefficient, thus we can easily think of using their summation to obtain a voltage reference with a zero temperature coefficient, i.e.,

$$V_{\rm ref} = V_{\rm be} + \alpha \Delta V_{\rm be} \tag{8}$$



FIGURE 2. The general diagram of the  $\Sigma - \Delta$  temperature sensor

According to Eq. (7) and  $V_T = kT/q$ , as long as the below relationship exists, we can obtain such a voltage with zero temperature coefficient.

$$\frac{\partial V_{\text{ref}}}{\partial T} = 0 \Leftrightarrow \frac{\partial V_{\text{be}}}{\partial T} = -\alpha \frac{\partial \Delta V_{\text{be}}}{\partial T} \Leftrightarrow \frac{\partial V_{\text{be}}}{\partial T} = -\alpha \frac{k}{q} \ln(mn)$$
$$\Leftrightarrow \frac{\partial V_{\text{be}}}{\partial T} = -\alpha \frac{\partial V_T}{\partial T} \ln(mn) \Leftrightarrow \alpha \ln(mn) = -\frac{\partial V_{\text{be}}/\partial T}{\partial V_T/\partial T} \tag{9}$$

In circuit design, it is important to produce a precision voltage reference since almost all of the ADCs require a reference voltage as the reference point of A/D conversion. From Eq. (8), we can see that, to get a very accurate reference voltage, the matching between the current source and transistor is very important. We will mention the dynamic element matching technology later in order to improve their matching degree.

2.2. The Block Diagram of the Temperature Sensor. The block diagram of the temperature sensor is roughly shown in Fig. 2.

As can be seen from Fig.2, to implement such a system, we require a current source reference, a  $V_{be}$  generation circuit, a  $\Delta V_{be}$  generation circuit, a  $\Sigma - \Delta$  ADC, and a digital processing unit. Wherein  $V_{be}$  and  $\Delta V_{be}$  is modulated by the  $\Sigma - \Delta$  ADC, and then processed by the digital processing unit to obtain a ratio proportional to the temperature:

$$K = \frac{\alpha \Delta V_{\rm be}}{V_{\rm be} + \alpha \Delta V_{\rm be}} \tag{10}$$

At the same time, the discrete characteristic of the  $\Sigma - \Delta$  ADC provides a good platform for offset cancellation and the application of dynamic element matching technology. To make the change of the value K with the temperature have a very good linearity, it is necessary to make the denominator  $V_{be} + \alpha \Delta V_{be}$  have small temperature dependence as shown in Eq.(9). In the actual chip, the value of K is not enough to get the value of the output temperature in Celsius degree, we need further processing. The final output temperature value is:

$$D_{\text{out}} = K \cdot A + B \tag{11}$$

In our design, since when  $T \approx 600$ K,  $V_{be} = 0$ , and when T = 0K,  $\Delta V_{be} = 0$ , so that the full scale of the DAC is about 600K, i.e., A = 600K, while B stands for the conversion constant between an absolute temperature and a Celsius degree, generally B = -273.

## W. H. Ren and Z. M. Lu

3. Error Analysis. In our DAC design, the oversampling ratio OSR is 12500. And by using the noise shaping technology, we can easily reach the precision of 14bit. So if just from the DAC's perspective, the final conversion accuracy can reach  $0.07^{\circ}$ C/bit ~  $0.08^{\circ}$ C/bit. Thus, the main facts that affect the final accuracy of the temperature sensor are the various errors brought by the temperature sensing unit. Assume the factor x that influences the temperature and the final output of the temperature  $D_{out}$  has the following relationship:

$$D_{\text{out}} = f(x) \tag{12}$$

So there is

$$\Delta D_{\text{out}} = \frac{\partial f(x)}{\partial x} \Delta x \tag{13}$$

To make the final output accuracy  $\Delta D_{out}$  of the temperature sensor less than the design precision  $\Delta T$ , we require:

$$\frac{\partial f(x)}{\partial x} \Delta x \le \Delta T \tag{14}$$

Thus, derived from Eq.(14), the maximum errors that  $V_{be}$ ,  $\Delta V_{be}$ , A and  $\alpha$  can respectively tolerate are

$$|V_{\rm be} - V_{\rm be_ideal}| \le \Delta T |\frac{\partial D_{\rm out}}{\partial V_{\rm be}}|^{-1} \approx \frac{V_{\rm ref}}{T} \Delta T \tag{15}$$

$$|\Delta V_{\text{be}} - \Delta V_{\text{be_ideal}}| \le \Delta T |\frac{\partial D_{\text{out}}}{\partial \Delta V_{\text{be}}}|^{-1} \approx \frac{V_{\text{ref}}}{\alpha (A - T)} \Delta T$$
(16)

$$|\alpha - \alpha_{\mathtt{ideal}}| \le \Delta T |\frac{\partial D_{\mathtt{out}}}{\partial \alpha}|^{-1} \approx \frac{A\alpha_{\mathtt{ideal}}}{T(A-T)} \Delta T \tag{17}$$

$$|A - A_{\text{ideal}}| \le \Delta T |\frac{\partial D_{\text{out}}}{\partial A}|^{-1} \approx \frac{A_{\text{ideal}}}{T} \Delta T$$
(18)

Where T = AK denotes the absolute temperature. In general, to reach the accuracy of  $\pm 0.5^{\circ}$ C, the error  $\Delta T$  in Eqs. (15)-(18) should be less than  $0.05^{\circ}$ C. Taking  $V_{\text{ref}} = 1.2$ V,  $\alpha = 10, A = 600, T_{\text{max}} = 85^{\circ}$ C = 358K,  $T_{\text{min}} = -25^{\circ}$ C = 248K, for simplicity, we adopts T = 300K in above equations, thus we should control  $|V_{\text{be}} - V_{\text{be.ideal}}| \leq 0.2$ mV,  $|\Delta V_{\text{be}} - \Delta V_{\text{be.ideal}}| \leq 0.02$ mV,  $|\alpha - \alpha_{\text{ideal}}|/\alpha_{\text{ideal}} \leq 0.033\%$  and  $|A - A_{\text{ideal}}|/A_{\text{ideal}} 0.017\%$ . Here,  $|A - A_{\text{ideal}}|/A_{\text{ideal}}|$  depends on digital units, if we use 14bits, then we can reach the accuracy of 0.001. The precision of  $\alpha$  depends on the precision of capacitance matching, if we use the common centroid matching technology, we can only reach the accuracy of 0.05, thus the introduction of dynamic element matching technology is necessary in our paper. The accuracy of both  $V_{\text{be}}$  and  $\Delta V_{\text{be}}$  should be controlled at the order of  $\mu$ V, by using the offset cancellation technique, they can be reduced to the level of  $\mu$ V under the condition of 100dB op-amp DC gain. Meanwhile, the resistance in series on the bipolar transistor will also affect the value of  $V_{\text{be}}$ , the resistance in series should be less than  $20\Omega$  in  $10\mu$ A bias current.

## 4. Proposed Error Elimination Scheme.

4.1. Elimination of the Resistance in Series. In our paper, we eliminate the resistance in series by adopting multiple  $V_{be}$ 's to obtain a  $\Delta V_{be}$  that is unrelated to the resistance in series. The detailed design is shown in Fig.3.

As shown in Fig.3, there are four cycles in the integrator to complete the generation of a parasitic resistance that is independent of  $\Delta V_{be}$ . In the first three cycles, by controlling  $\mathbf{S}_1, \mathbf{S}_2, \mathbf{S}'_1$  and  $\mathbf{S}'_2$ , we make the current through the transistor be 3*I* and *I*; while in the

1288



FIGURE 3. The elimination of the parasitic resistance in the transistor

fourth cycle, by controlling the  $S_1, S_3, S'_1, S'_3$ , we make the current through the transistor be 3*I* and 9*I*. Thus, eventually  $\Delta V_{be}$  is generated as follows:

$$\Delta V_{be} = 3[(V_T \ln \frac{3I}{I_S} + 3I \cdot R'_e) - (V_T \ln \frac{I}{I_S} + I \cdot R'_e)] + (V_T \ln \frac{3I}{I_S} + 3I \cdot R'_e) - (V_T \ln \frac{9I}{I_S} + 9I \cdot R'_e) = V_T \ln 9$$
(19)

Since the generation of  $\Delta V_{be}$  needs four clock cycles, as compared to the general modulation cycle, more than three times transition time required. However, since we need 2<sup>14</sup> cycles to complete a conversion, if we use such a parasitic resistance cancellation technique, we need a very long transition time. Thus, alternatively, we adopt another simple technique to reduce the effect of the resistance. That is, we reduce the current to 1 $\mu$ A and increase the number of deregulation bits to eliminate the effect of parasitic resistance. In this way, we not only implement a low-power design, but also can reduce the difficulty of design.

4.2. Matching of the Current Mirror. In the circuit for  $\Delta V_{be}$  generation, the effects that affect the accuracy of  $\Delta V_{be}$  include not only the parasitic resistance, but also the area of the transistor emitter junction and the ratio of current mirror. Here, we ignore the impact of the area of the emitter junction, and only consider the precision reduction because of the current mirror mismatch. Suppose a current mirror with a ratio of n:1 is achieved by matching n+1 current mirror tubes, due to the presence of the mismatch, we have the current of each channel:

$$I_j = (1 + \delta_j)\overline{I} \tag{20}$$

Where  $\overline{I}$  is the average output current of the current source,  $\delta_j$  is the relative difference between the average current and the current of the *j*-th current mirror with

$$\sum_{j=1}^{n+1} \delta_j = 0 \tag{21}$$



FIGURE 4. The dynamic element matching technology in the current mirror

If we use the j-th current mirror as the unit current source, then the ratio of current source can be expressed as:

$$n' = \frac{\sum_{i=1}^{n+1} I_i - I_j}{I_j} = \frac{(n+1)\overline{I} - (1+\delta_j)\overline{I}}{(1+\delta_j)\overline{I}} = n - (n+1)\frac{\delta_j}{1+\delta_j}$$
(22)

Then the mismatch of the ratio of the current mirror can be expressed as

$$\frac{\Delta n}{n} = \frac{n'-n}{n} \approx \frac{n+1}{n} \delta_j \tag{23}$$

Therefore, the  $\Delta V_{be}$  that is generated because of the mismatch of the current mirror can be expressed as:

$$\Delta V_{\text{be}} = V_T \ln(n - \Delta n) = V_T \ln[n(1 - \frac{\Delta n}{n})] \approx V_T \ln n - V_T \frac{n+1}{n} \delta_j \tag{24}$$

Since  $V_T$  is equal to 26mV at room temperature, if the matching accuracy of the current mirror is assumed to be 1%, then it will bring an error of  $260\mu$ V to  $\Delta V_{be}$ . However, from Section 3, we know that the required error of  $\Delta V_{be}$  should be less than  $20\mu$ V, thus the above accuracy does not satisfy our requirements. Even if we can use better layout design to obtain a matching accuracy 0.1%, the generated error is still as large as  $26\mu$ V, which is still unacceptable. Therefore, it is necessary to introduce the dynamic element matching technology (DEM) to the current mirror tube. The so-called dynamic element matching technique [11] is to view the generated current in each current mirror tube as a unit current source in turn and inject it into the transistors. Assume there are 10 unit current sources, as shown in Fig. 4.

When we need to generate  $\Delta V_{be}$ , each current source as shown in Fig. 4 is viewed as the unit current source in turn. The generation of a group of control signals is equivalent to a shift register, and because of the computational requirement of the integrator, this group requires a clock signal with an XOR-treatment to obtain a final control signal. Similar operation can be performed on the circuit that generates  $V_{be}$ .

Such operations are performed in turn, which is equivalent to taking an average value over  $\Delta V_{be}$ . Without ignoring the quadratic term, we can rewrite Eq.(24) as

$$\Delta V_{\text{be}} \approx V_T \ln n - V_T \frac{\Delta n}{n} \approx V_T \ln n - V_T \frac{n+1}{n} (\delta_j - \delta_j^2)$$
(25)

After the averaging process, according to Eq. (21), we have:

$$\overline{\Delta V_{\text{be}}} \approx \frac{1}{n+1} \sum_{j=1}^{n+1} [V_T \ln n - V_T \frac{n+1}{n} (\delta_j - \delta_j^2)] = V_T [\ln n + \frac{1}{n} \sum_{j=1}^{n+1} \delta_j^2]$$
(26)

From Eq. (26) we can see that, if the matching precision of current source is only 1%, then eventually the deviation of  $\Delta V_{be}$  will be only  $2.6\mu V$ , which has already met the requirement of our system.

4.3. Matching of the capacitance. Finally, we need to consider the precision of capacitor matching, after all, even for a best layout technique, the capacitance accuracy is difficult to reach 0.1%, while it can be seen from Section 3, the accuracy of the matching capacitor must reach 0.03%. Thus, obviously we also need to use the dynamic element matching technique to improve the matching degree of the capacitor.

Fig. 5 shows the schematic diagram of our dynamic element matching technique for capacitors. From Eq. (10), we can see that, obtaining the linearity of K is to some degree dependent of the accuracy of  $\alpha$ , which is obtained by the switch group  $S_1, S_2, ..., S_m$ . When the modulator is needed to perform the  $\Delta$  operation on  $\Delta V_{be}$ , all switches  $S_1, S_2, ..., S_m$  are on, the stored charge is

$$Q = \sum_{j=1}^{m} [C_j \cdot \Delta V_{\text{be}}] \tag{27}$$

so we subtract one pulse with  $Q/C_i$  from the integrator. When the modulator is needed to perform the operation on Vbe, the switches  $S_1, S_2, ..., S_m$  work in turn with the stored charge  $C_j \Delta V_{be}$ , so we add a pulse with  $C_j \Delta V_{be}/C_i$  to the integrator, thus we have

$$\alpha = \frac{\sum_{j=1}^{m} C_j}{C_j} \tag{28}$$

Similar to the analysis of dynamic element matching technology for the current source, we assume that each capacitor has following capacitance:

$$C_j = (1 + \delta_j)\overline{C} \tag{29}$$

After dynamic element matching, we have

$$\alpha' = \frac{1}{\alpha} \sum_{p=1}^{\alpha} \left[\frac{\sum_{j=1}^{\alpha} C_j}{C_p}\right] = \frac{1}{\alpha} \sum_{p=1}^{\alpha} \left[\frac{\alpha + \sum_{j=1}^{\alpha} \delta_j}{1 + \delta_p}\right] = \sum_{p=1}^{\alpha} \frac{1}{1 + \delta_p} \approx \alpha + \sum_{p=1}^{\alpha} \frac{\delta_p^2}{2}$$
(30)

Thus, the final mismatch can be dropped to the level of  $\delta^2$ , then with the layout matching condition of 1% we can reach the matching accuracy of 0.01%, which has met our requirement.

5. Simulation Results. To demonstrate the effectiveness of the proposed scheme, Fig.6 shows three timing simulation maps for  $-25^{\circ}$ C,  $25^{\circ}$ C and  $85^{\circ}$ C respectively. We can obviously see that, under the condition of low temperatures,  $\Delta V_{be}$  is significantly reduced, and the number of  $\Delta$  operations performed on modulators increases, and the output data '1' is with a relatively small proportion. On the contrary, under the condition of high temperatures, the number of operations performed on modulators increases, the

1291



FIGURE 5. The dynamic element matching technology for capacitors

TABLE 1. Simulation results of the temperature sensor

| <b>Temperature</b> (°C) | Digital output[14:4] |
|-------------------------|----------------------|
| -25                     | 0001010110           |
| -5                      | 0001110111           |
| 15                      | 0010011100           |
| 35                      | 0010111101           |
| 55                      | 0011011011           |
| 75                      | 0011111011           |

output data '1' is with an increasing proportion. The simulation digital output for several temperatures is shown in Table 1.

6. Conclusion. In this paper, several techniques are proposed to reduce the error for a fully digital integrated temperature sensor with a 14bit  $\Sigma - \Delta$  ADC to achieve the accuracy within  $-25 \sim 85^{\circ}$ C  $\pm 1^{\circ}$ C temperature range. These techniques can be applied to other systems[12, 13, 14]. Firstly, we analyze the temperature characteristic curve of the transistor, and summarize the non-ideal characteristics for actual devices. Then, we propose to adopt  $V_{be}$  and  $\Delta V_{be}$  of the triode as temperature sensing devices, and analyze the effect of various noises and temperature mismatch on the ultimate accuracy. We adopt the dynamic element matching technology to improve the matching degree of the circuit. The simulation results demonstrate the effectiveness of the proposed techniques.

## REFERENCES

- H. Fukano, Y. Kushida, and S. Taue, Ultra-high-sensitivity optical fiber temperature sensor utilizing a multimode interference structure, *OptoElectronics and Communication Conference and Australian Conference on Optical Fibre Technology*, pp. 916–917, 2014.
- [2] K. Balasubramaniam, V. V. Shah, R. D. Costley, G. Boudreaux, and J. P. Singh, High temperature ultrasonic sensor for the simultaneous measurement of viscosity and temperature of melts, *Review of Scientific Instruments*, vol. 70, no. 12, pp. 4618–4623, 1999.





(c) Simulation result of the temperature sensor under 85°C

FIGURE 6. Simulation results of the temperature sensor

[4] G. D. Mansfeld, S. G. Alekseev, I. M. Kotelyansky, A. G. Kirillov, and V. S. Veretin, BAW microwave temperature sensor, *Proc. of IEEE Sensors*, vol. 2, pp. 876–878, 2004.

<sup>[3]</sup> M. Naoe, M. Oishi, S. Okazaki, T. Sato, K. Yamasawa, and Y. Miura, Characterization of novel chip temperature-sensing device using Mn-substituted Li-Zn-Cu ferrite, *IEEE Trans. on Magnetics*, vol. 44, no. 11, pp. 2985–2988, 2008.

- [5] M. Kimura, and K. Kikuchi, Thermistor-like pn diode temperature-sensor and a new method to measure the absolute humidity using these temperature-sensors combined with a microheater, *Proceedings of IEEE Sensors*, vol. 1, pp. 636–641, 2003.
- [6] J. Candy, and G. Temes, Oversampling Delta-sigma Data Converters: Theory, Design, and Simulation, Wiley-IEEE Press, 1992.
- [7] N. Takashima, and M. Kimura, Diode temperature sensor with the output voltage proportional to the absolute temperature and its application to the thin film Pirani Vacuum Sensor, *The 33rd Annual Conference of the IEEE Industrial Electronics Society*, pp. 2197–2202, 2007.
- [8] Y. P. Tsividis, Accurate analysis of temperature effects in Ic?Vbe characteristics with application to Bandgap reference source, *IEEE Journal of Solid-State Circuits*, vol. 15, no. 6, pp.1076–1084, 1980.
- [9] G. A. Rincon-Mora, Voltage References: from Diodes to Precision High-order Bandgap Circuits, John Wiley & Sons Inc, 2001.
- [10] D. Hilbiber, A New Semiconductor Voltage Standard, ISSC Dig. Of Tech. Paper, pp. 32–33, 1964.
- [11] J. W. Bruce, Dynamic Element Matching Techniques for Data Converters, Ph.D. dissertation, University of Nevada, Las Vegas, 2000.
- [12] F. C. Chang, and H. C. Huang, A framework for prototyping telecare applications, Journal of Information Hiding and Multimedia Signal Processing, vol. 5, no. 1, pp. 61–71, 2014.
- [13] L. L. Lin, L. Y. Li, and Y. Ma, Design of data archive in virtual test architecture, Journal of Information Hiding and Multimedia Signal Processing, vol. 5, no. 1, pp. 80–89, 2014.
- [14] C. C. Lee, C. T. Li, and P. H. Wu, A novel frequency billing service in digital television system, Journal of Information Hiding and Multimedia Signal Processing, vol. 5, no. 3, pp. 439–450, 2014.